# Implementation of QT Algorithm for ZDC qt32b\_10\_v5\_4.mcs

# Chris Perkins 03/02/2009

#### **Description:**

This algorithm compares various ADC sums to thresholds and finds two separate TAC Max values.

Only channels that satisfy a "good hit" requirement are included in sums for threshold comparisons and TAC Max determination. A "good hit" is defined as one where the ADC value is greater than some threshold and the corresponding TAC value is greater than TAC\_MIN and less then TAC\_MAX. The channel mask register can be used but note that ADC and TAC channels must each be masked individually.

Note that only the first two ADC and TAC channels are used on each daughter card. The other channels will show up in the datastream but are not considered in the trigger decision.

The first sum considered is channel 0 + 1 on each daughter card. This is compared to Pair\_Threshold and one bit per daughter card is output. The second sum considered is channel 0 + 1 on daughter A plus channel 0 + 1 on daughter B. A similar sum is calculated from channels 0 + 1 on daughter C plus channels 0 + 1 on daughter D. These sums are compared to Sum\_Threshold and two bits total are output from each QT32.

There are two separate TAC Max values output: one from TAC channels on daughters A and B, another from TAC channels on daughters C and D.

Note that this algorithm uses the direct path from Daughter B to the L0 FPGA. The default masks for Run 9 (as of 090302) are 0xEE on daughters A and C, and 0xCC on daughters B and D. This makes the Pair thresholds as follows:

Pair A: ZDC E1 Pair B: ZDC E2+E3 Pair C: ZDC W1 Pair D: ZDC W2+W3 And the Sum thresholds as follows: Sum A+B: ZDC E1+E2+E3 Sum C+D: ZDC W1+W2+W3 And the TAC Max values as follows: TAC Max A,B: Max(ZDC E1,E2,E3) TAC Max C,D: Max(ZDC W1,W2,W3)

#### Inputs:

QT8A: 2 PMT ADC (ch 0,1), 2 PMT TAC (ch 4,5)

QT8B: 2 PMT ADC (ch 8,9), 2 PMT TAC (ch 12,13)

QT8C: 2 PMT ADC (ch 16,17), 2 PMT TAC (ch 20,21)

QT8D: 2 PMT ADC (ch 24,25), 2 PMT TAC (ch 28,29)

Registers (1 Set Per Daughter Card):

- Alg. Reg. 0 (Reg 13): ADC\_Threshold
- Alg. Reg. 1 (Reg 14): TAC\_MIN
- Alg. Reg. 2 (Reg 15): TAC\_MAX
- Alg. Reg. 3 (Reg 16): Pair\_Threshold
- Alg. Reg. 4 (Reg 17): Sum\_Threshold (only valid on daughters B,D)
- Reg. 11: Channel Mask

## LUT:

Timing adjustments/pedestal subtraction for each PMT

### Algorithm Latch: 1

### Action (21x RHIC Clock):

- 1<sup>st</sup>: Mask channels and Latch inputs If mask bit = 1, channel data = 0
- 2<sup>nd</sup>: For each PMT (2 per daughter board): ADC above threshold: ADC > PMT\_ADC\_Thresh  $\rightarrow$  Good\_ADC TAC above threshold: TAC > TAC\_MIN  $\rightarrow$  Good\_TAC\_MIN TAC below threshold: TAC < TAC\_MAX  $\rightarrow$  Good\_TAC\_MAX
- 3<sup>rd</sup>: Make good\_hits(0-1): good\_hit(i) = Good-ADC(i) && Good\_TAC\_MIN(i) && Good\_TAC\_MAX(i)
- 4<sup>th</sup>: Sum ADC channels 0+1 subject to good hit requirements → Int\_sum\_0 Compare TAC channels 4, 5 subject to good hit requirements → Int\_max\_0
- 5<sup>th</sup>: Compare Int\_sum\_0 to Pair\_Threshold → Pair\_Good Add Int\_sum\_0 to sum from previous daughter (input bits0-12) → Int\_sum\_1 (Note: This result is ignored on daughters A,C) Compare Int\_max\_0 to max from previous daughter (input bits17-28) → Int\_max\_1 (Note: This result is ignored on daughters A,C)
- 6<sup>th</sup>: Compare Int\_sum\_1 to Sum\_Threshold  $\rightarrow$  Sum\_Good (Note: This result is ignored on daughters A,C)

7<sup>th</sup>: Latch Output Bits to next daughter or L0 FPGA

if(daughter A)

- (0-12) : Int\_sum\_0 (Pair ADC Sum A)
- (13-16) : '0'
- (17-28) : Int\_max\_0 (Pair TAC Max A)
- (29-32) : '0'
- (33) : Pair\_Good (A)

else if(daughter B)

- (0-12) : '0'
- (13-16) : Int\_max\_1 (bits8-11) (TAC Max A,B)
- (17-30) : '0'
- (31) : Sum\_Good (A+B)
- (32) : Pair\_Good (B)
- (33) : Pair\_Good (A) (Passed from previous daughter)
- Level0\_Out : Int\_max\_1 (bits0-7) (TAC Max A,B)

else if(daughter C)

- (0-12) : Int\_sum\_0 (Pair ADC Sum C)
- (13-16) : TAC Max(bits8-11) (A,B) (Passed from previous daughter)
- (17-28) : Int\_max\_0 (Pair TAC Max C)
- (29) : '0'
- (30) : Pair Good (C)
- (31) : Sum\_Good (A+B) (Passed from previous daughter)
- (32) : Pair\_Good (B) (Passed from previous daughter)
- (33) : Pair\_Good (A) (Passed from previous daughter)

else if(daughter D)

- (0-11) : Int\_max\_1 (TAC Max C,D)
- (12) : '0'
- (13-16) : TAC Max(bits8-11) (A,B) (Passed from previous daughter)
- (17-27) : '0'
- (28) : Sum\_Good (C+D)
- (29) : Pair Good (D)
- (30) : Pair Good (C) (Passed from previous daughter)
- (31) : Sum\_Good (A+B) (Passed from previous daughter)
- (32) : Pair\_Good (B) (Passed from previous daughter)
- (33) : Pair\_Good (A) (Passed from previous daughter)

### L0 Output to DSM:

- (0-11) : TAC Max (C,D)
- (12-23) : TAC Max (A,B)
- $(24) \quad : \quad Sum \text{ Good } (C+D)$
- (25) : Pair Good (D)
- (26) : Pair Good (C)
- (27) : Sum Good (A+B)
- (28) : Pair Good (B)
- (29) : Pair Good (A)

(30-31) : '0'